# **ESD Protection Diodes**

# Low Capacitance ESD Protection Diode for High Speed Data Line

The ESD8451 Series ESD protection diodes are designed to protect high speed data lines from ESD. Ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines.

#### Features

- Low Capacitance (0.30 pF Max, I/O to GND)
- Protection for the Following IEC Standards: IEC 61000-4-2 (Level 4) ISO10605 330 pF / 2 kΩ ±30 kV Contact
- Low ESD Clamping Voltage
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- USB 3.0
- MHL 2.0
- eSATA

#### **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Rating                                                 | Symbol           | Value       | Unit     |
|--------------------------------------------------------|------------------|-------------|----------|
| Operating Junction Temperature Range                   | TJ               | -55 to +125 | °C       |
| Storage Temperature Range                              | T <sub>stg</sub> | -55 to +150 | °C       |
| Lead Solder Temperature –<br>Maximum (10 Seconds)      | ΤL               | 260         | °C       |
| IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD) | ESD<br>ESD       | ±15<br>±15  | kV<br>kV |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



### **ON Semiconductor®**

www.onsemi.com







#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.

See Application Note AND8308/D for further description of survivability specs.

#### **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol            | Parameter                                                                                                        |
|-------------------|------------------------------------------------------------------------------------------------------------------|
| V <sub>RWM</sub>  | Working Peak Voltage                                                                                             |
| I <sub>R</sub>    | Maximum Reverse Leakage Current @ V <sub>RWM</sub>                                                               |
| V <sub>BR</sub>   | Breakdown Voltage @ I <sub>T</sub>                                                                               |
| Ι <sub>Τ</sub>    | Test Current                                                                                                     |
| V <sub>HOLD</sub> | Holding Reverse Voltage                                                                                          |
| I <sub>HOLD</sub> | Holding Reverse Current                                                                                          |
| R <sub>DYN</sub>  | Dynamic Resistance                                                                                               |
| I <sub>PP</sub>   | Maximum Peak Pulse Current                                                                                       |
| V <sub>C</sub>    | Clamping Voltage @ I <sub>PP</sub><br>V <sub>C</sub> = V <sub>HOLD</sub> + (I <sub>PP</sub> * R <sub>DYN</sub> ) |



#### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = $25^{\circ}$ C unless otherwise specified)

| Parameter                                        | Symbol            | Conditions                                                                                                                                                                | Min | Тур          | Мах  | Unit |
|--------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|------|------|
| Reverse Working Voltage                          | V <sub>RWM</sub>  | I/O Pin to GND                                                                                                                                                            |     |              | 3.3  | V    |
| Breakdown Voltage                                | V <sub>BR</sub>   | I <sub>T</sub> = 1 mA, I/O Pin to GND                                                                                                                                     | 5.5 | 7.9          | 8.5  | V    |
| Reverse Leakage Current                          | I <sub>R</sub>    | V <sub>RWM</sub> = 3.3 V, I/O Pin to GND                                                                                                                                  |     |              | 500  | nA   |
| Reverse Holding Voltage                          | V <sub>HOLD</sub> | I/O Pin to GND                                                                                                                                                            |     | 2.05         |      | V    |
| Holding Reverse Current                          | I <sub>HOLD</sub> | I/O Pin to GND                                                                                                                                                            |     | 17           |      | mA   |
| Clamping Voltage (Note 1)                        | V <sub>C</sub>    | IEC61000-4-2, ±8 KV Contact                                                                                                                                               |     |              |      | V    |
| ESD8451MUT5G<br>Clamping Voltage<br>TLP (Note 2) | V <sub>C</sub>    | $I_{PP} = 8 A $ $\begin{cases} IEC 61000-4-2 \text{ Level 2 equivalent} \\ (\pm 4 \text{ kV Contact}, \pm 4 \text{ kV Air}) \end{cases}$                                  |     | 11.0         |      | V    |
|                                                  |                   | $I_{PP} = 16 A \\ \left\{ \begin{array}{c} \text{IEC } 61000 - 4 - 2 \text{ Level 4 equivalent} \\ (\pm 8 \text{ kV Contact}, \pm 8 \text{ kV Air}) \end{array} \right\}$ |     | 19.0         |      |      |
| ESD8451N2T5G<br>Clamping Voltage<br>TLP (Note 2) | V <sub>C</sub>    | $I_{PP} = 8 A $<br>$\begin{cases} IEC 61000-4-2 \text{ Level 2 equivalent} \\ (\pm 4 \text{ kV Contact}, \pm 4 \text{ kV Air}) \end{cases}$                               |     | 9.0          |      | V    |
|                                                  |                   | $I_{PP} = 16 A \\ \begin{cases} IEC 61000-4-2 \text{ Level 4 equivalent} \\ (\pm 8 \text{ kV Contact}, \pm 8 \text{ kV Air}) \end{cases}$                                 |     | 16.0         |      |      |
| ESD8451MUT5G<br>Dynamic Resistance               | R <sub>DYN</sub>  | Pin1 to Pin2<br>Pin2 to Pin1                                                                                                                                              |     | 1.0<br>1.0   |      | Ω    |
| ESD8451N2T5G<br>Dynamic Resistance               | R <sub>DYN</sub>  | Pin1 to Pin2<br>Pin2 to Pin1                                                                                                                                              |     | 0.84<br>0.84 |      | Ω    |
| Junction Capacitance                             | CJ                | V <sub>R</sub> = 0 V, f = 1 MHz                                                                                                                                           |     | 0.20         | 0.30 | pF   |
| Junction Capacitance                             | CJ                | V <sub>R</sub> = 0 V, f = 2.5 GHz                                                                                                                                         |     | 0.19         | 0.25 | pF   |

For test procedure see Figure 12 and application note AND8307/D.
 ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z<sub>0</sub> = 50 Ω, t<sub>p</sub> = 100 ns, t<sub>r</sub> = 4 ns, averaging window; t<sub>1</sub> = 30 ns to t<sub>2</sub> = 60 ns.

#### **TYPICAL CHARACTERISTICS**











Figure 3. ESD8451MUT5G S21 Insertion Loss





Figure 4. ESD8451N2T5G S21 Insertion Loss





#### **TYPICAL CHARACTERISTICS**



#### Latch–Up Considerations

ON Semiconductor's 8000 series of ESD protection devices utilize a snap-back, SCR type structure. By using this technology, the potential for a latch-up condition was taken into account by performing load line analyses of common high speed serial interfaces. Example load lines for latch-up free applications and applications with the potential for latch-up are shown below with a generic IV characteristic of a snapback, SCR type structured device overlaid on each. In the latch-up free load line case, the IV characteristic of the snapback protection device intersects the load-line in one unique point (V<sub>OP</sub> I<sub>OP</sub>). This is the only

stable operating point of the circuit and the system is therefore latch-up free. In the non-latch up free load line case, the IV characteristic of the snapback protection device intersects the load-line in two points ( $V_{OPA}$ ,  $I_{OPA}$ ) and ( $V_{OPB}$ ,  $I_{OPB}$ ). Therefore in this case, the potential for latch-up exists if the system settles at ( $V_{OPB}$ ,  $I_{OPB}$ ) after a transient. Because of this, ESD8451 should not be used for HDMI applications – ESD8104 or ESD8040 have been designed to be acceptable for HDMI applications without latch-up. Please refer to Application Note AND9116/D for a more in-depth explanation of latch-up considerations using ESD8000 series devices.



| Application        | VBR (min)<br>(V) | IH (min)<br>(mA) | VH (min)<br>(V) | ON Semiconductor ESD8000 Series<br>Recommended PN |
|--------------------|------------------|------------------|-----------------|---------------------------------------------------|
| HDMI 1.4/1.3a TMDS | 3.465            | 54.78            | 1.0             | ESD8104, ESD8040                                  |
| USB 2.0 LS/FS      | 3.301            | 1.76             | 1.0             | ESD8004, ESD8451                                  |
| USB 2.0 HS         | 0.482            | N/A              | 1.0             | ESD8004, ESD8451                                  |
| USB 3.0 SS         | 2.800            | N/A              | 1.0             | ESD8004, ESD8006, ESD8451                         |
| DisplayPort        | 3.600            | 25.00            | 1.0             | ESD8004, ESD8006, ESD8451                         |

Table 1. SUMMARY OF SCR REQUIREMENTS FOR LATCH-UP FREE APPLICATIONS

#### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 12. IEC61000-4-2 Spec

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 13. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 14 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 13. Simplified Schematic of a Typical TLP System



Figure 14. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

#### **ORDERING INFORMATION**

| Device                           | Package             | Shipping <sup>†</sup> |
|----------------------------------|---------------------|-----------------------|
| ESD8451N2T5G,<br>SZESD8451N2T5G* | XDFN2<br>(Pb-Free)  | 8000 / Tape & Reel    |
| ESD8451MUT5G,<br>SZESD8451MUT5G* | X3DFN2<br>(Pb–Free) | 15000 / Tape & Reel   |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
 \*SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP

Capable.

#### PACKAGE DIMENSIONS

X3DFN2, 0.62x0.32, 0.355P, (0201) CASE 152AF ISSUE A







- NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS.
  - MILLIMETERS

     DIM
     MIN
     MAX

     A
     0.25
     0.33

     A1
     --- 0.05

     b
     0.22
     0.28

     D
     0.58
     0.66

     E
     0.28
     0.36

     e
     0.355
     BSC



L2 0.17 0.23



See Application Note AND8398/D for more mounting details

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS





BOTTOM VIEW

ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. EXPOSED COPPER ALLOWED AS SHOWN. 3 MILLIMETERS DIM MIN MAX Α 0.34 0.44 0.05 A1 0.43 0.53 b D 1.00 BSC Е 0.60 BSC е 0.65 BSC 0.20 0.30

DIMENSIONING AND TOLERANCING PER

NOTES

1.

#### RECOMMENDED SOLDER FOOTPRINT\*



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

HDMI is a registered trademark of HDMI Licensing, LLC.

**ON Semiconductor** and **W** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.com/site/pdf/Patent–Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC products are not designed, intended, or authorized for use as components insystems intended to support or sustain life, or for any other application in which the failure of the SCILLC product out of use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees ansing out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright as and is not for resade in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

ESD8451/D